## **Clock Driver Quad D-Type Flip-Flop** With Matched Propagation Delays

The MC74F803 is a high-speed, low-power, quad D-type flip-flop featuring separate D-type inputs, and inverting outputs with closely matched propagation delays. With a buffered clock (CP) input that is common to all flip-flops, the F803 is useful in high-frequency systems as a clock driver, providing multiple outputs that are synchronous. Because of the matched propagation delays, the duty cycles of the output waveforms in a clock driver application are symmetrical within 1.0 to 1.5 nanoseconds.

- Edge-Triggered D-Type Inputs
- Buffered Positive Edge-Triggered Clock
- Matched Outputs for Synchronous Clock Driver Applications
- Outputs Guaranteed for Simultaneous Switching



#### **GUARANTEED OPERATION RANGES**

| Symbol          | Parameter                              | Min | Тур | Max | Unit |
|-----------------|----------------------------------------|-----|-----|-----|------|
| V <sub>CC</sub> | Supply Voltage                         | 4.5 | 5.0 | 5.5 | V    |
| Т <sub>А</sub>  | Operating Ambient<br>Temperature Range | 0   | 25  | 70  | °C   |
| ЮН              | Output Current — High                  |     |     | -20 | mA   |
| IOL             | Output Current — Low                   | _   | _   | 24  | mA   |



# MC74F803

## CLOCK DRIVER QUAD D-TYPE FLIP-FLOP WITH MATCHED PROPAGATION DELAYS









#### FUNCTIONAL DESCRIPTION

The F803 consists of four positive edge-triggered flip-flops with individual D-type inputs and inverting outputs. The buffered clock is common to all flip-flops and the following specifications allow for outputs switching simultaneously. The four flip-flops store the state of their individual D inputs that meet the setup and hold time requirements on the LOW-to-HIGH Clock (CP) transition. The maximum frequency of the clock input is 70 megahertz, and the LOW-to-HIGH and HIGH-to-LOW propagation delays of the O<sub>1</sub> output vary by, at most, 1 nanosecond. Therefore, the device is ideal for use as

a divide-by-two driver for high-frequency clock signals that require symmetrical duty cycles. The difference between the LOW-to-HIGH\_and HIGH-to-LOW propagation delays for the O<sub>0</sub>, O<sub>2</sub>, and O<sub>3</sub> outputs vary by at most 1.5 nanoseconds. These outputs are very useful as clock drivers for circuits with less stringent requirements. In addition, the output-to-output skew is a maximum of 1.5 nanoseconds. Finally, the IOH specification at 2.5 volts is guaranteed to be at least – 20 milliamps. If their inputs are identical, multiple outputs can be tied together and the IOH is commensurately increased.

#### DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)

|                 |                                          | Limits |      |       |      |                               |                         |  |
|-----------------|------------------------------------------|--------|------|-------|------|-------------------------------|-------------------------|--|
| Symbol          | Parameter                                | Min    | Тур  | Max   | Unit | Test Conditions*              |                         |  |
| VIH             | Input HIGH Voltage                       | 2.0    | _    | —     | V    | Guaranteed Input HIGH Voltage |                         |  |
| VIL             | Input LOW Voltage                        | _      | _    | 0.8   | V    | Guaranteed Input LOW Voltage  |                         |  |
| VIK             | Input Clamp Diode Voltage                |        | _    | - 1.2 | V    | I <sub>IN</sub> = -18 mA      | V <sub>CC</sub> = MIN   |  |
| VOH             | Output HIGH Voltage                      | 2.5    | —    | —     | V    | I <sub>OH</sub> = -20 mA      | V <sub>CC</sub> = 4.5 V |  |
| VOL             | Output LOW Voltage                       |        | 0.35 | 0.5   | V    | I <sub>OL</sub> = 24 mA       | $V_{CC} = MIN$          |  |
|                 |                                          |        | —    | 20    | μA   | V <sub>IN</sub> = 2.7 V       | V <sub>CC</sub> = MAX   |  |
| IIH             | Input HIGH Current                       |        | —    | 100   |      | V <sub>IN</sub> = 7.0 V       | V <sub>CC</sub> = MAX   |  |
| ۱ <sub>IL</sub> | Input LOW Current                        | _      | —    | -0.6  | mA   | V <sub>IN</sub> = 0.5 V       | V <sub>CC</sub> = MAX   |  |
| IOS             | Output Short Circuit Current<br>(Note 2) | -60    | _    | -150  | mA   | V <sub>OUT</sub> = 0 V        | V <sub>CC</sub> = MAX   |  |
| ICC             | Power Supply Current                     | —      | _    | 70    | mA   | V <sub>CC</sub> = MAX         |                         |  |

\* Normal test conditions for this device are all four outputs switching simultaneously. Two outputs of the 74F803 can be tied together and the IOH doubles.

1. For conditions such as MIN or MAX, use the appropriate value specified under guaranteed operating ranges.

2. Not more than one output should be shorted at a time, nor for more than 1 second.

#### AC CHARACTERISTICS (T<sub>A</sub> = 0 to 70°C, V<sub>CC</sub> = 5.0 V $\pm$ 10%, see Note 1)

|                                                                              |                                                                                                                              | CL= | C <sub>L</sub> = 50 pF |     | 00 pF |      |
|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----|------------------------|-----|-------|------|
| Symbol                                                                       | Parameter                                                                                                                    | Min | Max                    | Min | Max   | Unit |
| f <sub>max</sub>                                                             | Maximum Clock Frequency                                                                                                      | 70  | _                      | 50  | —     | MHz  |
| <sup>t</sup> PLH<br><sup>t</sup> PHL                                         | Propagation Delay CP to On                                                                                                   | 3.0 | 7.5                    | 3.0 | 10    | ns   |
| t <sub>Pv</sub>                                                              | Propagation Delay CP to On Variation (see Note 3)                                                                            | —   | 3.0                    | —   | 4.0   | ns   |
| t <sub>ps</sub> O <sub>1</sub>                                               | Pro <u>p</u> agation Delay Skew  t <sub>PLH</sub> Actual – t <sub>PHL</sub> Actual <br>for O <sub>1</sub> Only               | -   | 1.0                    | —   | 2.0   | ns   |
| t <sub>ps</sub> Q <sub>0</sub> ,<br>O <sub>2</sub> , O <sub>3</sub>          | $\begin{array}{l} \mbox{Propagation_Delay Skew  t_{PLH} Actual - t_{PHL} Actual  \\ \mbox{for } O_0,  O_2,  O_3 \end{array}$ | -   | 1.5                    | —   | 2.0   | ns   |
| tos                                                                          | Output to Output Skew (see Note 2) $ t_p On - t_p Om $                                                                       | —   | 1.5                    | —   | 2.5   | ns   |
| t <sub>rise</sub> , t <sub>fall</sub><br>O <sub>1</sub>                      | Rise/Fall Time for $\overline{O}_1$ (0.8 to 2.0 V)                                                                           | -   | 3.0                    | —   | 4.0   | ns   |
| t <sub>rise,</sub> tfal⊢<br>O <sub>0</sub> , O <sub>2</sub> , O <sub>3</sub> | Rise/Fall Time for $\overline{O}_0$ , $\overline{O}_2$ , $\overline{O}_3$ (0.8 to 2.0 V)                                     | -   | 3.5                    | —   | 4.5   | ns   |

1. The test conditions used are all four outputs switching simultaneously. The AC characteristics described above (except for O<sub>1</sub>) are also guarantee<u>d</u> when two outputs are tied together.

2. Where tp On and tp Om are the actual propagation delays (any combination of high or low) for two separate outputs from a given high transition of CP.

3. For a given set of conditions (i.e., capacitive load, temperature, V<sub>CC</sub>, and number of outputs switching simultaneously) the variation from device to device is guaranteed to be less than or equal to the maximum.

#### AC OPERATING REQUIREMENTS (T\_A = 0 to 70°C, V\_{CC} = 5.0 V $\pm$ 10%)

|                                        |                                                 | C <sub>L</sub> = 50 pF |     | C <sub>L</sub> = 100 pF |     |      |
|----------------------------------------|-------------------------------------------------|------------------------|-----|-------------------------|-----|------|
| Symbol                                 | Parameter                                       | Min                    | Max | Min                     | Max | Unit |
| <sup>t</sup> s(H)<br><sup>t</sup> s(L) | Setup Time, HIGH or LOW<br>D <sub>n</sub> to CP | 3.0<br>3.0             |     | 4.0<br>4.0              |     | ns   |
| tf                                     | t <sub>p</sub> + t <sub>S</sub> (see Note)      | _                      | 9.0 | —                       | 12  | ns   |
| <sup>t</sup> h(H)<br><sup>t</sup> h(L) | Hold Time, HIGH or LOW<br>D <sub>n</sub> to CP  | 2.0<br>2.0             |     | 2.0<br>2.0              |     | ns   |
| <sup>t</sup> w(H)<br><sup>t</sup> w(L) | CP Pulse Width<br>HIGH or LOW                   | 7.0<br>6.0             |     | 8.0<br>8.0              |     | ns   |

The combination of the setup time (t<sub>S</sub>) requirement and maximum propagation delay (t<sub>p</sub>) are guaranteed to be within this limit for all conditions.

### APPLICATION NOTE

The closely matched outputs of the MC74F803 provide an ideal interface for the clock input of Motorola's high-frequency microprocessors.

#### 74F803 INTERFACE AS CLOCK TO MC68020 SYSTEM



### **OUTLINE DIMENSIONS**



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized or luse, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and ( $\widehat{W}$ ) are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### Literature Distribution Centers:

USA: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036.

EUROPE: Motorola Ltd.; European Literature Centre; 88 Tanners Drive, Blakelands, Milton Keynes, MK14 5BP, England. JAPAN: Nippon Motorola Ltd.; 4-32-1, Nishi-Gotanda, Shinagawa-ku, Tokyo 141 Japan.

ASIA-PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Center, No. 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong.



This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.